Introduction

Phase-locked loops (PLLs) provide robust clock management and clock synthesis capabilities for maximum total system performance. Altera’s high-density Stratix device families provide many highly versatile PLLs, and each PLL can be customized as a zero delay buffer, jitter attenuator, low skew fan-out buffer, or as a frequency synthesizer. To take advantage of the numerous features and capabilities provided by the Stratix device families, you should have a full understanding of all PLL-related reports generated by the Quartus® II software and the TimeQuest Timing Analyzer. This application note guides you through constraining PLLs and performing a timing analysis on the PLLs. Each of these steps includes examples and guidelines on how to read and understand the various reports relating to PLLs, and how to analyze and constrain PLLs in the TimeQuest Timing Analyzer.

Refer to the respective Stratix device handbook for specifications of the PLL features available on your selected device. Also, refer to the altpll Megafunction User Guide for information about how to customize the Stratix PLLs.

This document includes the following topics:

- “PLL Overview”
- “PLL Reports” on page 3
- “Constraining PLLs” on page 7
- “TimeQuest Reports” on page 9
- “PLL Features” on page 13

PLL Overview

One of the primary uses of a PLL is to synchronize the phase and frequency of an internal or external clock to an input reference clock. Numerous PLL components must work together to achieve this phase alignment.

PLLs in the Stratix device families align the rising edge of the reference input clock to a feedback clock using a phase frequency detector (PFD) (Figure 1). The falling edges are determined by the duty cycle specifications. The PFD produces an up or down signal that determines whether the voltage controlled oscillator (VCO) should operate at a higher or lower frequency. The PFD output is applied to the charge pump and loop filter, which produce a control voltage for setting the frequency of the VCO. If the PFD produces an up signal, the VCO frequency...
increases, while a down signal causes the VCO frequency to decrease. The PFD outputs these up and down signals to a charge pump. If the charge pump receives an up signal, current is driven into the loop filter. Conversely, if the charge pump receives a down signal, current is drawn from the loop filter. The loop filter converts these up and down signals to a voltage that is used to bias the VCO. The loop filter also removes glitches from the charge pump and prevents voltage overshoot, which minimizes the jitter on the VCO.

The voltage from the loop filter determines how fast the VCO operates. The VCO is implemented as a four-stage differential ring oscillator. A divide counter (M) is inserted in the feedback loop to increase the VCO frequency above the input reference frequency, making the VCO frequency (f_{VCO}) equal to M times the input reference clock (f_{REF}). The f_{REF} to the PFD is equal to the input clock (f_{IN}) divided by the pre-scale counter (N). Therefore, the feedback clock (f_{FB}) that is applied to one input of the PFD is locked to the f_{REF} that is applied to the other input of the PFD.

Figure 1 is a simplified block diagram that shows the major components of the Stratix III PLL.

The following section provides an overview of the altpll megafunction.
**PLL Reports**

PLL reports play an important part in PLL analysis. Both the Quartus II software and the TimeQuest Timing Analyzer generate reports that allow you to verify the functionality and implementation of all PLLs in your design.

This section describes the various reports available.

**Fitter Reports**

After a full compilation in the Quartus II software, the Fitter report, contained in the Compilation Report, provides details that show the various configurations of all the PLLs implemented in the target Stratix device. There are two reports that provide information on the PLL implementation in the device: the PLL Summary report and the PLL Usage report. Both reports are located under Resource Section in the Fitter folder of the Compilation Report.

These reports are not generated if the design does not include PLLs.

**PLL Summary Report**

The PLL Summary report lists information about the specific type of PLL chosen in the design. Table 1 describes the different PLL properties shown in the PLL Summary report.

Not all PLL properties shown in Table 1 are available for all PLLs in the Stratix device families.

<table>
<thead>
<tr>
<th>Table 1. PLL Summary Report Values (Part 1 of 3)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PLL Property</td>
</tr>
<tr>
<td>PLL type</td>
</tr>
<tr>
<td>PLL mode</td>
</tr>
<tr>
<td>PLL Property</td>
</tr>
<tr>
<td>-----------------------------------</td>
</tr>
<tr>
<td>Feedback source</td>
</tr>
<tr>
<td>Compensate clock</td>
</tr>
<tr>
<td>Switchover type</td>
</tr>
<tr>
<td>Switchover on loss of clock</td>
</tr>
<tr>
<td>Switchover counter</td>
</tr>
<tr>
<td>Self reset on gated loss of lock</td>
</tr>
<tr>
<td>Gate lock counter</td>
</tr>
<tr>
<td>Input frequency 0</td>
</tr>
<tr>
<td>Input frequency 1</td>
</tr>
<tr>
<td>Nominal PFD frequency</td>
</tr>
<tr>
<td>Nominal VCO frequency</td>
</tr>
<tr>
<td>VCO post scale</td>
</tr>
<tr>
<td>VCO frequency control</td>
</tr>
<tr>
<td>VCO multiply</td>
</tr>
<tr>
<td>VCO divide</td>
</tr>
<tr>
<td>Freq min lock</td>
</tr>
<tr>
<td>Freq max lock</td>
</tr>
<tr>
<td>M VCO Tap</td>
</tr>
<tr>
<td>M initial</td>
</tr>
<tr>
<td>M value</td>
</tr>
<tr>
<td>N value</td>
</tr>
<tr>
<td>M2 value</td>
</tr>
<tr>
<td>N2 value</td>
</tr>
<tr>
<td>SS counter</td>
</tr>
<tr>
<td>Downspread</td>
</tr>
<tr>
<td>Spread frequency</td>
</tr>
<tr>
<td>Charge pump current</td>
</tr>
<tr>
<td>Loop filter resistance</td>
</tr>
<tr>
<td>Loop filter capacitance</td>
</tr>
<tr>
<td>Bandwidth</td>
</tr>
<tr>
<td>Real time configurable</td>
</tr>
</tbody>
</table>
Figure 2 shows a portion of the PLL Summary report generated for a sample design.

<table>
<thead>
<tr>
<th>PLL Property</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Scan chain MIF file</td>
<td>Shows the Memory Initialization File (.mif) generated by the compiler to</td>
</tr>
<tr>
<td></td>
<td>represent the initial state of the scan chain. Use with the altpll_reconfig</td>
</tr>
<tr>
<td></td>
<td>megafunction to reconfigure the PLL.</td>
</tr>
<tr>
<td>Preserve counter order</td>
<td>Allows you to use specific counters with specific clock outputs.</td>
</tr>
<tr>
<td>PLL location</td>
<td>Shows the location of the PLL.</td>
</tr>
<tr>
<td>Inclk0 signal</td>
<td>Shows the primary clock input to the PLL.</td>
</tr>
<tr>
<td>Inclk1 signal</td>
<td>Shows the secondary clock input to the PLL.</td>
</tr>
<tr>
<td>Inclk0 signal type</td>
<td>Shows the primary clock input to the PLL type.</td>
</tr>
<tr>
<td>Inclk1 signal type</td>
<td>Shows the secondary clock input to the PLL type.</td>
</tr>
</tbody>
</table>

Table 1. PLL Summary Report Values (Part 3 of 3)

Figure 2. Sample PLL Summary Report
PLL Usage Report

The PLL Usage report shows the values of the specific output clock(s) for the PLLs in the design.

Table 2 describes the PLL properties shown in the PLL Usage report.

<table>
<thead>
<tr>
<th>Column Heading</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Shows the instance name of the PLL.</td>
</tr>
<tr>
<td>Output clock</td>
<td>Shows the output clock that was specified for the PLL.</td>
</tr>
<tr>
<td>Mult</td>
<td>Shows the multiplication factor for the PLL output clock.</td>
</tr>
<tr>
<td>Div</td>
<td>Shows the division factor for the PLL output clock.</td>
</tr>
<tr>
<td>Output Frequency</td>
<td>Shows the clock frequency value for the PLL output port. This value is equal to the input frequency multiplied by the multiplication factor for the PLL output port, divided by the division factor for the PLL output port.</td>
</tr>
<tr>
<td>Phase Shift</td>
<td>Shows the value specified for the phase shift of the PLL output clock, measured in degrees and picoseconds.</td>
</tr>
<tr>
<td>Duty Cycle</td>
<td>Shows the duty cycle of the output clock.</td>
</tr>
<tr>
<td>Counter</td>
<td>Shows the counter specified for the PLL output clock.</td>
</tr>
<tr>
<td>Counter Value</td>
<td>Shows the counter value for the PLL. This value is equal to the sum of the high and low cycles specified for the PLL. Bypass is shown if there are no high or low cycles specified for the PLL.</td>
</tr>
<tr>
<td>High/Low</td>
<td>Shows the number of high and low cycles for the PLL.</td>
</tr>
<tr>
<td>Cascade Input</td>
<td>Specifies the name of the preceding counter that is feeding the cascade input of the current counter.</td>
</tr>
<tr>
<td>Initial</td>
<td>Shows the number of initial VCO cycles before the counter starts.</td>
</tr>
<tr>
<td>VCO Tap</td>
<td>Shows the VCO tap value for the counter.</td>
</tr>
</tbody>
</table>

Figure 3 shows a portion of the PLL Usage report generated for a sample design.
Constraining PLLs

All clocks of the Stratix PLLs must be constrained to obtain a thorough static timing analysis with the TimeQuest Timing Analyzer. Without the proper clock constraints on the input and output clocks of the PLL, the TimeQuest Timing Analyzer will not analyze any clock transfers from these clocks. The TimeQuest Timing Analyzer supports three clock constraints for constraining PLL clocks:

- `derive_pll_clocks`—Used to automatically create generated clocks on the PLL output clocks.
- `create_clock`—Used to create a base clock.
- `create_generated_clock`—Used to create a derived/generated clock.

Perform the following steps to constrain all PLLs:

1. Constrain all input clocks to the PLL. Use the `create_clock` command. For example, `create_clock -period 10 -name \clk_sys [get_ports inclk_pll]`

2. Constrain all PLL output clocks in one of the following ways:
   - Use `derive_pll_clocks` to automatically constrain the PLL output clocks.
   - Use `create_generated_clock` to constrain the PLL output clocks individually.

Altera recommends that you use the `derive_pll_clocks` command to automatically constrain the PLL output clocks. This allows the PLL output clock properties to be automatically updated if any of the clock properties are changed by the PLL MegaWizard® plug-in. Without the `derive_pll_clocks` command, each individual `create_generated_clock` constraint needs to be updated if any PLL output clock properties change.

If the `derive_pll_clocks` command is used, any input clocks to the PLL must still be constrained. There is no need to issue the `derive_pll_clocks` command multiple times in the same analysis. The first time the command is issued, all PLL output clocks are constrained.

If individual `create_generated_clock` constraints are used to constrain the PLL output clocks, the TimeQuest Timing Analyzer issues a warning if there are differences between the parameters specified in the `create_generated_clock` constraints and the parameters specified for the PLL output clocks in the megafunction.
Figure 4 shows a typical PLL design in a Stratix III device.

To constrain the clocks shown in Figure 4, the following constraints can be applied:

# create a base clock for the input of the PLL
create_clock -period 10 -name clk_sys [get_ports inclk_pll]

# automatically create generated clocks on the output clocks of the PLL
derive_pll_clocks

Without the use of the derive_pll_clocks command, the PLL output clocks can be constrained as shown in the following example:

# create a generated clock on the first output clock of the PLL
create_generated_clock -source \\
pll|altpll_component|auto_generated|plll|inclk[0] \\
-name my_pll_clk[0] \\
pll|altpll_component|auto_generated|plll|clk[0]

# create a generated clock on the second output clock of the PLL
create_generated_clock -source \\
pll|altpll_component|auto_generated|plll|inclk[0] \\
-multiply_by 2 -name my_pll_clk[1] \\
pll|altpll_component|auto_generated|plll|clk[1]

# create a base clock for the input of the PLL
create_clock -period 10 -name clk_sys [get_ports inclk_pll]
TimeQuest Reports

The TimeQuest Timing Analyzer provides various reports that can be used to verify that all PLL parameters have been specified correctly.

Report Clocks Report

The Report Clocks report summarizes all clocks that have been created in the design. This report details all parameters specified for all base clocks and all generated clocks in the design.

Table 3 describes the clock properties shown in the Report Clock report.

<table>
<thead>
<tr>
<th>Column Heading</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock Name</td>
<td>Shows the name of the clock.</td>
</tr>
<tr>
<td>Type</td>
<td>Shows the type of clock—either Base or Generated.</td>
</tr>
<tr>
<td>Period</td>
<td>Shows the period for the clock.</td>
</tr>
<tr>
<td>Rise</td>
<td>Shows the initial rise edge of the clock.</td>
</tr>
<tr>
<td>Fall</td>
<td>Shows the initial fall edge of the clock.</td>
</tr>
<tr>
<td>Duty Cycle</td>
<td>Shows the duty cycle of the clock.</td>
</tr>
<tr>
<td>Divide by</td>
<td>Shows any divide by factor for the clock.</td>
</tr>
<tr>
<td>Multiply by</td>
<td>Shows any multiply by factor for the clock.</td>
</tr>
<tr>
<td>Phase</td>
<td>Shows any phase shift of the clock.</td>
</tr>
<tr>
<td>Offset</td>
<td>Shows any offset of the clock.</td>
</tr>
<tr>
<td>Edge List</td>
<td>Shows the edge list for the clock.</td>
</tr>
<tr>
<td>Edge Shift</td>
<td>Shows the edge shift for the clock.</td>
</tr>
<tr>
<td>Inverted</td>
<td>Shows whether the clock is inverted with respect to the source clock.</td>
</tr>
<tr>
<td>Master</td>
<td>Shows the master clock.</td>
</tr>
<tr>
<td>Slave</td>
<td>Shows the source node for the clock.</td>
</tr>
<tr>
<td>Targets</td>
<td>Shows the node that the clock has been applied to.</td>
</tr>
</tbody>
</table>

Figure 5 shows a sample Report Clocks report.
The Report Clocks report contains various columns that show the properties of each clock in the design. Use the `report_clocks` command to generate a Report Clocks report.

**Usage:**

```
report_clocks [-append] [-desc] [-file <name>]
[-panel_name <name>] [-stdout] [-summary]
```

<table>
<thead>
<tr>
<th>Option</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>-append</td>
<td>If output is sent to a file, this option appends the result to that file. Otherwise, the file is overwritten.</td>
</tr>
<tr>
<td>-desc</td>
<td>Sorts the clocks by name in descending order (ascending order is the default).</td>
</tr>
<tr>
<td>-file &lt;name&gt;</td>
<td>Sends the results to a file.</td>
</tr>
<tr>
<td>-panel_name &lt;name&gt;</td>
<td>Sends the results to the panel and specifies the name of the new panel.</td>
</tr>
<tr>
<td>-stdout</td>
<td>Sends the output to <code>stdout</code>, via messages. Use this option if you have selected another output format, such as a file, and would also like to receive messages.</td>
</tr>
<tr>
<td>-summary</td>
<td>Creates a single table with a summary of each clock.</td>
</tr>
</tbody>
</table>

**Report Timing Report**

The Report Timing report shows the data arrival and data required times, and the associated slack for any register-to-register path. Various analysis types can be performed, including setup, hold, recovery, and removal. The Report Timing report also shows the timing delays, including compensation delay, for any PLLs that are part of the clock path.

**Figure 6** shows a sample Report Timing report, with the detail level set to Full Path, for a register-to-register path.

For more information about the Report Timing detail levels, refer to the *Quartus II TimeQuest Timing Analyzer* chapter in volume 3 of the *Quartus II Handbook*. 
Figure 6. Report Timing Report

Path #1: Setup slack is 4.293 ns

<table>
<thead>
<tr>
<th>Property</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>From Node</td>
<td>src</td>
</tr>
<tr>
<td>To Node</td>
<td>dst</td>
</tr>
<tr>
<td>Launch Clock</td>
<td>U1</td>
</tr>
<tr>
<td>Data Arrival Time</td>
<td>1.106</td>
</tr>
<tr>
<td>Data Required Time</td>
<td>5.473</td>
</tr>
<tr>
<td>Slack</td>
<td>4.293</td>
</tr>
</tbody>
</table>

#### Data Arrival Path

<table>
<thead>
<tr>
<th>Total</th>
<th>Incr</th>
<th>Type</th>
<th>Fanout</th>
<th>Location</th>
<th>Element</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0.00</td>
<td></td>
<td></td>
<td>IBPADD_216_223_H1</td>
<td>incl_bf</td>
</tr>
<tr>
<td>2</td>
<td>0.00</td>
<td></td>
<td></td>
<td>IBUFE_287_223_H1</td>
<td>incl_bf</td>
</tr>
<tr>
<td>3</td>
<td>1.81</td>
<td></td>
<td></td>
<td>U3</td>
<td>incl_bf</td>
</tr>
<tr>
<td>4</td>
<td>5.06</td>
<td></td>
<td></td>
<td>IBUFE_287_223_H1</td>
<td>incl_bf</td>
</tr>
<tr>
<td>5</td>
<td>1.05</td>
<td></td>
<td></td>
<td>FF_1122206</td>
<td>incl_bf</td>
</tr>
<tr>
<td>6</td>
<td>1.05</td>
<td></td>
<td></td>
<td>FF_1122206</td>
<td>incl_bf</td>
</tr>
</tbody>
</table>

#### Data Required Path

<table>
<thead>
<tr>
<th>Total</th>
<th>Incr</th>
<th>Type</th>
<th>Fanout</th>
<th>Location</th>
<th>Element</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0.00</td>
<td></td>
<td></td>
<td>IBPADD_216_223_H1</td>
<td>incl_bf</td>
</tr>
<tr>
<td>2</td>
<td>0.00</td>
<td></td>
<td></td>
<td>IBUFE_287_223_H1</td>
<td>incl_bf</td>
</tr>
<tr>
<td>3</td>
<td>2.14</td>
<td></td>
<td></td>
<td>PULL_L2</td>
<td>incl_bf</td>
</tr>
<tr>
<td>4</td>
<td>1.75</td>
<td></td>
<td></td>
<td>O1</td>
<td>incl_bf</td>
</tr>
<tr>
<td>5</td>
<td>0.00</td>
<td></td>
<td></td>
<td>FF_1122206_A1</td>
<td>incl_bf</td>
</tr>
</tbody>
</table>

Alterna Corporation 11
With the detail level set to Full Path, the entire clock path is shown in the Data Arrival Path and Data Required Path sections of the report. The report includes the columns shown in Table 4.

<table>
<thead>
<tr>
<th>Column Heading</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Incr</td>
<td>Shows the time delay increment by the element.</td>
</tr>
<tr>
<td>RF</td>
<td>Shows the input and output transitions for the element.</td>
</tr>
<tr>
<td>Type</td>
<td>Shows the type of resource of the element.</td>
</tr>
<tr>
<td>Fanout</td>
<td>Shows the number of fanouts from the element.</td>
</tr>
<tr>
<td>Location</td>
<td>Shows the location on the Stratix device.</td>
</tr>
<tr>
<td>Element</td>
<td>Shows the name of the element.</td>
</tr>
</tbody>
</table>

For the Data Arrival Path, lines 3 to 9 detail the clock path to the source register, as shown in Table 5.

<table>
<thead>
<tr>
<th>Line Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Line 3</td>
<td>Shows the input clock port named inclk_pll located at IOPAD X0 Y23.</td>
</tr>
<tr>
<td>Lines 4 and 5</td>
<td>Show the path through the input buffer of IOPAD X0 Y23.</td>
</tr>
<tr>
<td>Line 6</td>
<td>Shows the interconnect delay to the input pin of the PLL.</td>
</tr>
<tr>
<td>Line 7</td>
<td>Shows the compensation delay due to the PLL. This is indicated by the COMP entry in the Type column.</td>
</tr>
<tr>
<td>Lines 8 and 9</td>
<td>Show the interconnect and global buffer delays, respectively.</td>
</tr>
</tbody>
</table>

Line 7 shows the total PLL compensation if the PLL is in normal mode, source-synchronous mode, or zero delay buffer mode.

The TimeQuest Timing Analyzer does not report which mode the PLL has been set to. The PLL mode can be determined in the PLL Summary report.

Any specified phase shift of the PLL output clocks appears as part of the Launch Time or Latch Time, depending on the clock path to either the source register or destination register, respectively.
PLL Features

The following sections describe some of the PLL features available in the Stratix device family.

Refer to the respective Stratix device handbook for specifications of the PLL features available on your selected device.

Clock Switchover

Clock switchover is a feature that allows the PLL to switch between two input reference clocks. You can use clock switchover for clock redundancy, or for a dual clock domain application. This feature of the Stratix PLLs can be used to develop a highly reliable system in which you can use a redundant clock in case the primary clock fails. Clock switchover can be performed automatically, when the clock is no longer toggling, or manually through a user control signal.

You must create clocks on the inputs of the PLL clock pins in the TimeQuest Timing Analyzer. The PLL output clocks can be either created individually or with the `derive_pll_clocks` command.

Figure 7 shows a typical PLL with clock switchover enabled.

![Figure 7. Typical PLL with Clock Switchover Enabled](image)

The PLL input clock 0 is set to 100 MHz and the input clock 1 is set to 200 MHz. To constrain the clocks in this design you can specify the following constraints:

```plaintext
# create input clock 0
create_clock -period 10 -name clk_100 [get_ports clk_a]

# create input clock 1
create_clock -period 5 -name clk_200 [get_ports clk_b]
```
High-Performance FPGA PLL Analysis with TimeQuest

# create the PLL output clocks
derive_pll_clocks

The `derive_pll_clocks` command will constrain the two PLL output clocks with respect to the two input clocks. For the above design, the following constraints are created:

create_generated_clock -source inst1|altpll_component|pll|inclk[0] -name \  
  inst1|altpll_component|pll|clk[0] inst1|altpll_component|pll|clk[0]
create_generated_clock -source inst1|altpll_component|pll|inclk[1] -name \  
  inst1|altpll_component|pll|clk[1] inst1|altpll_component|pll|clk[1]
create_generated_clock -source inst1|altpll_component|pll|inclk[0] -phase 90.00 -name \  
  inst1|altpll_component|pll|clk[1] inst1|altpll_component|pll|clk[1]
create_generated_clock -source inst1|altpll_component|pll|inclk[1] -phase 90.00 -name \  
  inst1|altpll_component|pll|clk[1] -add

Alternatively, to manually constrain the PLL in Figure 7, you can specify the following constraints:

# create input clock 0
create_clock -period 10 -name clk_100 [get_ports clk_a]
# create input clock 1
create_clock -period 5 -name clk_200 [get_ports clk_b]
# create the PLL output clocks
derive_pll_clocks
  # create the generated clocks on the output of PLL clk0
  # sourced from inclk0
  create_generated_clock -source inst1|altpll_component|pll|inclk[0] -name pll_inclk0_clk0 \  
    inst1|altpll_component|pll|clk[0]
  # sourced from inclk1
  create_generated_clock -source inst1|altpll_component|pll|inclk[1] -name pll_inclk1_clk0 \  
    inst1|altpll_component|pll|clk[0] -add
  # create the generated clocks on the output of PLL clk1
  # sourced from inclk0
  create_generated_clock -source inst1|altpll_component|pll|inclk[0] -phase 90.00 -name \  
    pll_inclk0_clk1 inst1|altpll_component|pll|clk[1]
  # sourced from inclk1
  create_generated_clock -source inst1|altpll_component|pll|inclk[1] -phase 90.00 -name \  
    pll_inclk1_clk1 inst1|altpll_component|pll|clk[1] -add

When manually applying two or more clocks to the same node, -add must be included.
Clock Uncertainty

Clock uncertainty is defined as the interval of confidence around the ideal clock value such that the measured value is always inside this stated interval.

The following are the common sources of clock uncertainty:

- Clock jitter
- Clock skew
- Duty cycle distortion
- Phase shift error (when using non-zero PLL phase shifts)

Use the `set_clock_uncertainty` constraint to model jitter, skew, and a guard band associated with clock signals. When a clock uncertainty assignment exists for a clock signal, the TimeQuest Timing Analyzer performs the most conservative setup and hold checks. An uncertainty value of 0.5 ns for `clk0` (with a clock period of 10 ns) means the first rising edge of `clk0` can arrive at any time between –0.5 and 0.5 ns, and the first falling edge of `clk0` can arrive at any time between 4.5 and 5.5 ns. This uncertainty interval effectively reduces the available launch and latch time period to 10 – 1 = 9 ns (Figure 8).

**Figure 8. Clock Uncertainty**

---

The `set_clock_uncertainty` constraint does not change the micro $t_{SU}$ and $t_{H}$ values of the internal registers of the device, but decreases the clock setup and clock hold relationships for any register-to-register paths.

Use `set_clock_uncertainty -setup` to apply a setup uncertainty value or `set_clock_uncertainty -hold` to apply a hold uncertainty value to a clock signal, or as a point-to-point assignment between two clocks. For a setup check, the TimeQuest Timing Analyzer subtracts the specified clock setup uncertainty from the data required time. For a hold check, the TimeQuest Timing Analyzer adds the specified clock hold uncertainty to the data required time.
Figure 9 shows the Data Arrival Path and Data Required Path reports for a setup check performed on a single clock domain register-to-register path. A 10 ns clock drives the clock port of the registers and no uncertainty constraints have been applied to the clock. The data arrival time is 3.331 ns, and the data required time is 12.639 ns. The slack time for this path is 9.308.

Figure 9. Data Arrival and Data Required Times without Clock Uncertainty

<table>
<thead>
<tr>
<th>Data Arrival Path</th>
<th>Total</th>
<th>Incr</th>
<th>RF</th>
<th>Type</th>
<th>Fanout</th>
<th>Location</th>
<th>Element</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0.000</td>
<td>0.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>2.747</td>
<td>2.747</td>
<td></td>
<td></td>
<td></td>
<td>clock network delay</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>2.836</td>
<td>0.009</td>
<td></td>
<td>uTcc</td>
<td>1</td>
<td>FF_X1_Y43_N39</td>
<td>src_reg</td>
</tr>
<tr>
<td>4</td>
<td>2.836</td>
<td>0.000</td>
<td>RR</td>
<td></td>
<td></td>
<td>FF_X1_Y43_N39</td>
<td>src_reg</td>
</tr>
<tr>
<td>5</td>
<td>3.131</td>
<td>0.295</td>
<td>RR</td>
<td>IC</td>
<td>1</td>
<td>MLABCELL_X1_Y43_N6</td>
<td>dst_regfeedklavial</td>
</tr>
<tr>
<td>6</td>
<td>3.250</td>
<td>0.009</td>
<td>RR</td>
<td>CELL</td>
<td>1</td>
<td>MLABCELL_X1_Y43_N6</td>
<td>dst_regfeedbackout</td>
</tr>
<tr>
<td>7</td>
<td>3.250</td>
<td>0.000</td>
<td>RR</td>
<td>IC</td>
<td>1</td>
<td>FF_X1_Y43_N7</td>
<td>dst_reg</td>
</tr>
<tr>
<td>8</td>
<td>3.331</td>
<td>0.101</td>
<td>RR</td>
<td>CELL</td>
<td>1</td>
<td>FF_X1_Y43_N7</td>
<td>dst_reg</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Data Required Path</th>
<th>Total</th>
<th>Incr</th>
<th>RF</th>
<th>Type</th>
<th>Fanout</th>
<th>Location</th>
<th>Element</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>10.000</td>
<td>10.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>12.743</td>
<td>2.743</td>
<td></td>
<td></td>
<td></td>
<td>clock network delay</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>12.639</td>
<td>0.104</td>
<td>uTc</td>
<td></td>
<td>1</td>
<td>FF_X1_Y43_N7</td>
<td>dst_reg</td>
</tr>
</tbody>
</table>

Figure 10 shows the Data Arrival Path and Data Required Path reports for a setup check performed on a single clock domain register-to-register path. A 10 ns clock drives the clock port of the registers and a setup uncertainty of 0.2 ns (Data Required Path line 2) has been applied to the clock. The data arrival time is 3.331 ns (Data Arrival Path line 8), and the data required time is 12.439 ns (Data Required Path line 3). The slack time for this path is 9.108 ns.
Conclusion

The Stratix device family PLLs provide complete control of device clocks and system timing. This application note enables you to take advantage of the numerous features and capabilities provided by the Stratix PLLs. Detailed information about all reports and analysis performed by the Quartus II software and the TimeQuest Timing Analyzer is presented, along with examples and guidelines on how to read and understand the various Timing Analysis reports relating to PLLs.

Referenced Documents

This application note references the following documents:

- altpll Megafunction User Guide
- Cyclone III Device Handbook
- Cyclone II Device Handbook
- Cyclone Device Handbook
- Quartus II TimeQuest Timing Analyzer chapter in volume 3 of the Quartus II Handbook
- Stratix III Device Handbook
- Stratix II Device Handbook
- Stratix Device Handbook
Table 6 shows the revision history for this application note.

<table>
<thead>
<tr>
<th>Date and Document Version</th>
<th>Changes Made</th>
<th>Summary of Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>August 2007 v1.0</td>
<td>Initial release.</td>
<td>—</td>
</tr>
</tbody>
</table>