Reduce System Costs by Integrating PCI Interface Functions Into CPLDs

Introduction

Many of today’s PCI bus interfaces are implemented using ASSPs. However, the most common functions of PCI target interfaces can be implemented at lower costs using CPLDs, resulting in cost savings and potential reductions in board space. These benefits are readily available via complete, easy-to-use PCI interface solutions.

PCI Bus Overview

Expansion buses are connections that allow peripheral controllers to use system resources, such as hard disks, memory and I/O space, and audio/video hardware. The PCI bus is the most commonly used expansion bus. It provides a shared data path between the CPU and peripheral controllers in a wide range of electronic systems. Figure 1 shows a typical PCI local bus system architecture.

Figure 1. Typical PCI Local Bus System Application

Low-Cost PCI Interface Implementation in Programmable Logic

An Altera® MAX® II CPLD can function as a 32-bit, 66-MHz PCI target interface by integrating Altera’s PCI target interface intellectual property (IP) core and a reference design that acts as a local bus interface. The reference design implements a local bus interface similar to common ASSP-based PCI interfaces. The Altera PCI target interface core is compliant with the requirements specified in the PCI Special Interest Group (PCI-SIG) PCI Local Bus Specification, Revision 3.0 and the PCI Compliance Checklist, Revision 3.0. Figure 2 shows a block diagram of Altera’s MAX II CPLD-based PCI target interface solution.
The reference design for the local bus interface has the following features:

- PCI local bus specification r2.2 vital product data (VPD) configuration support
- Flexible local bus provides 32-bit multiplexed or non-multiplexed protocol for 8-, 16-, or 32-bit peripheral and memory devices
- Nine programmable general purpose I/O elements (GPIOs)
- Five programmable local address spaces
- Four programmable chip selects
- Programmable local bus wait states
- Two programmable local-to-PCI interrupts
- Endian byte swapping
- Local address remap

Altera’s MAX II CPLD-based PCI target interface solution can be implemented at a lower cost than ASSP-based PCI target interface solutions. Table 1 compares the cost to implement a 32-bit PCI target interface in an ASSP and in a MAX II device. The table compares the component cost of a PLX PCI9030 ASSP to the cost of implementing PCI target interface functionality in two different MAX II devices: the EPM1270 and the EPM2210. The component cost of the function in either MAX II device is based on the number of logic elements (LEs) that are required to implement the function. LEs are the basic building blocks of MAX II CPLDs.

Table 1. Comparison of PCI 9030 ASSP and MAX II CPLD-Based PCI Target Interface Solution

<table>
<thead>
<tr>
<th>Supplier</th>
<th>MAX II Device</th>
<th>PCI Target Interface Features</th>
<th>Logic Available in Device</th>
<th>Logic Required for PCI Target Interface</th>
<th>Additional Logic for User Designs</th>
<th>Component Cost (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Altera</td>
<td>EPM2210</td>
<td>32-bit/66-MHz PCI + reference design for 32-bit local bus(2)</td>
<td>2210 LEs</td>
<td>~920 LEs</td>
<td>~ 1,290 LEs</td>
<td>US$14.65</td>
</tr>
<tr>
<td>Altera</td>
<td>EPM1270</td>
<td>32-bit/66-MHz PCI + reference design for 32-bit local bus(2)</td>
<td>1270 LEs</td>
<td>~920 LEs</td>
<td>~ 350 LEs</td>
<td>US$15.25</td>
</tr>
<tr>
<td>PLX Technology</td>
<td>PCI9030</td>
<td>32-bit/33-MHz PCI + 32-bit local bus</td>
<td>None</td>
<td>N/A</td>
<td>None</td>
<td>US$19.25</td>
</tr>
</tbody>
</table>

Notes:
(1) Based on 100-unit price and logic utilization required to implement PCI interface function; does not include cost of IP license.
(2) Altera’s MAX II device PCI target interface solution includes the majority of functions used in standard PCI target interfaces, but does not support PCI target read-ahead mode, programmable burst, delayed write modes, and posted memory writes.
Additional Advantages of the MAX II CPLD-Based PCI Target Interface

Implementing a PCI target interface does not require all of the logic resources in either the EPM1270 or EPM2210 device. As shown in Table 1, there is additional logic available in the devices that can be used to integrate other board components, such as memory controllers, proprietary bus controllers, and general purpose I/O elements. MAX II CPLD-based PCI interfaces allow designers to reduce board space by using a single-chip solution, unlike ASSP-based PCI interfaces, which may require the use of multiple discrete devices to achieve the same functionality.

Additionally, using programmable logic protects the design from obsolescence. Because ASSPs are on older process nodes and become more expensive to support, they become obsolete over time, eventually being discontinued. These business conditions cannot justify continued manufacture by the ASSP vendor. As a result, system designers using ASSPs-based solutions can be forced into costly and time-consuming hardware and software redesigns. The MAX II CPLD-based PCI target interface solution helps to prevent this kind of system obsolescence, since it can be migrated to future-generation CPLDs and low-density FPGA families, thereby ensuring that the system will remain compatible across several generations of hardware.

Easy-to-Use, Low-Cost Development Flow

Using the MAX II CPLD-based PCI target interface requires Altera’s Quartus® II development software and PCI Compiler, a development tool that provides an easy way to customize a PCI target interface IP MegaCore® function for implementation in a MAX II device. Figure 3 shows an example of the PCI Compiler’s graphical user interface.

**Figure 3. PCI Compiler Graphical User Interface**

Altera’s OpenCore Plus evaluation feature allows users to evaluate the PCI interface IP MegaCore function in hardware and simulation prior to licensing. The PCI Compiler, reference design, and Quartus II Web Edition software can be downloaded at no cost from Altera’s website. Also, Altera’s low-cost MAX II development kit can be used to develop and evaluate the MAX II CPLD-based PCI target interface in hardware.

Ease RoHS Transition With Altera Products

Altera maintains one of the most extensive RoHS-compliant product offerings in the industry, with over 1200 products in lead-free packages. As a preeminent supplier of environmentally friendly programmable logic solutions, Altera has shipped over 25 million RoHS-compliant products since 2002. Altera’s devices comply with the maximum concentration restrictions, as required in the EU Directive on the Restriction of Hazardous Substances (“RoHS Directive”) No.2002/95 with respect to lead (Pb), mercury, cadmium, hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenyl ethers (PBDE). Help ease your RoHS transition by integrating non-compliant ASSPs with Altera’s PLDs.

Conclusion

Programmable-logic based solutions for PCI target interfaces offer significant advantages over ASSPs in terms of cost, board-space reduction, flexibility, and obsolescence-proofing. Proven solutions for the PCI target interface are
reduce system costs by integrating PCI interface functions into CPLDs

Further Information

- More System Integration Solutions
  www.altera.com/technology/integration/int-index.html
- PCI to Local Bridge Reference Design
- Altera PCI Compiler MegaCore
  www.altera.com/products/ip/lup/pci/m-alt-pci_mt32.html
- PCI Compiler User Guide
- Quartus II Software Downloads
  www.altera.com/support/software/download/altera_design/quartus_we/dnl-quartus_we.jsp
- Information on MAX II Devices
  www.altera.com/products/devices/cpld/max2/mx2-index.jsp
- MAX II Development Kit
- Customer Applications of Programmable Logic
  www.altera.com/customersuccesses