Article ID: 000079863 Content Type: Troubleshooting Last Reviewed: 11/11/2011

SDC File Provided With Interlaken MegaCore Function Includes Overly Agressive Timing Path Cuts

Environment

  • Quartus® II Subscription Edition
  • Interlaken
  • BUILT IN - ARTICLE INTRO SECOND COMPONENT

    Critical Issue

    Description

    The Synopsys Design Constraints Files (.sdc) provided with the Interlaken MegaCore function cuts all timing relationships between clocks. This constraint is not overly agressive for the design examples, but it does not provide a good example for developing a customer design.

    If you use this .sdc with your own design, your design might not function correctly in hardware.

    Resolution

    In your own design, ensure you do not cut timing paths gratuitously. Do not rely on the .sdc files provided with the IP core for examples of how to make only the necessary timing path cuts.

    This issue is fixed in version 11.0 of the Interlaken MegaCore function.

    Related Products

    This article applies to 1 products

    Intel® Programmable Devices