partner-offering-banner.png

TLS 1.3 Client 10Gbps IP core (TLS10GC-IP)

DesignGateway Co., Ltd.

Select

Design Gateway’s TLS1.3 IP core is a fully hardware-based solution that enables secure communication over Ethernet without requiring a CPU or software stack. It supports key TLS 1.3 features—including handshake, encryption, and authentication—all executed in real-time within the FPGA. By implementing the full TLS 1.3 protocol in logic, it achieves ultra-low latency and high throughput, making it ideal for latency-sensitive and resource-constrained environments. Designed for integration with Altera FPGAs, the TLS1.3 IP core can be combined with TCP Offload Engine (TOE) and encryption modules to build complete hardware-based secure communication systems. It is particularly suited for applications in defense, finance, and industrial control, where both security and deterministic performance are critical. With provided reference designs and documentation, engineers can quickly develop and deploy secure FPGA-based systems using this drop-in IP core.

Key Features

  • Robust Security: Implements the TLS_AES_256_GCM_SHA384 cipher suite
  • Signature algorithm: rsa_pss_rsae_sha256 with 2048-bit RSA public key & ecdsa_secp256r1_sha256
  • Fully CPU Offloading: Our solution completely relieves your CPU from network and security protocol burdens
  • End-to-End Versatility: Confidently deploy in Edge-to-Edge scenarios for ultra-secure and reliable communications
Expand Close
Keyfeatures main image

Offering Brief

Offering Brief

Device Family Agilex® 7 FPGAs and SoC FPGAs I-Series, Agilex® 7 FPGAs and SoC FPGAs F-Series
Offering Status Production
Integrated Testbench No
Evaluation License No
Design Examples Available Yes
Demo Yes
Compliance No
Latest Quartus Version Supported 23.1.0
Development Language Encrypted VHDL

Encrypted IP core

Reference Designs Quartus Project

Ordering Information

Market Segment and Sub-Segments