partner-offering-banner.png

DCAN FD - Configurable CAN Bus Controller with Flexible Data-Rate

DCD-SEMI

Select

Introducing DCD’s Ingenious DCAN FD IP Core: Empowering Engineers with Unparalleled Flexibility.

When it comes to seamlessly infusing cutting-edge Controller Area Network (CAN) capabilities into diverse systems, look no further than DCD’s DCAN FD IP Core. This engineering marvel can be harnessed as a standalone powerhouse, an integral part of an ASIC, or an FPGA marvel. Guided by the ISO11898-1:2015 standard, it ushers in flawless communication aligned with industry-favorite protocols, making it a game-changer for engineers and innovators.

Engineered to cater to both Classical CAN and the dynamic CAN FD, this module does require external transceiver hardware to establish a tangible link to the CAN bus. Our ingenious approach employs a single or dual-ported Message RAM, strategically situated outside the module, connected through the versatile Generic Master Interface. This meticulous design simplifies the art of message handling, ensuring efficiency at every turn.

Introducing DCD’s Ingenious DCAN FD IP Core: Empowering Engineers with Unparalleled Flexibility.

When it comes to seamlessly infusing cutting-edge Controller Area Network (CAN) capabilities into diverse systems, look no further than DCD’s DCAN FD IP Core. This engineering marvel can be harnessed as a standalone powerhouse, an integral part of an ASIC, or an FPGA marvel. Guided by the ISO11898-1:2015 standard, it ushers in flawless communication aligned with industry-favorite protocols, making it a game-changer for engineers and innovators.

Engineered to cater to both Classical CAN and the dynamic CAN FD, this module does require external transceiver hardware to establish a tangible link to the CAN bus. Our ingenious approach employs a single or dual-ported Message RAM, strategically situated outside the module, connected through the versatile Generic Master Interface. This meticulous design simplifies the art of message handling, ensuring efficiency at every turn.

Key Features

  • Developed as ISO26262-10 Safety Element out of Context
  • Designed in accordance to ISO 11898-1:2015 specification
  • Supports CAN and CAN FD frames
  • Supports up to 64 bytes data frame
  • Flexible data rates supported
  • Data rate up to 8Mbps
  • Up to 32 configured Acceptance Filters - Hardware message filtering (dual/single filters)
  • DMA support for transmit and receive
  • 3 TX buffers
  • Configurable RX FIFO size
  • Overload frame is generated on FIFO overflow
  • Protocol Exception Event detection
Expand Close
Keyfeatures main image

Offering Brief

Offering Brief

Device Family Arria® 10 SX SoC FPGA, Cyclone® III FPGA, Cyclone® IV GX FPGA, Agilex® 5 FPGAs and SoC FPGAs E-Series, MAX® 10 FPGA, Cyclone® V SX SoC FPGA, Arria® V GZ FPGA, Agilex® 9 FPGAs and SoC FPGAs Direct RF-Series, MAX® V CPLD, Agilex® 7 FPGAs and SoC FPGAs I-Series, Arria® V SX SoC FPGA, Stratix® 10 DX FPGA, Stratix® 10 SX SoC FPGA, Agilex® 7 FPGAs and SoC FPGAs M-Series, Cyclone® V GT FPGA, Arria® 10 GT FPGA, Arria® V ST SoC FPGA, Arria® 10 GX FPGA, Stratix® 10 TX FPGA, Cyclone® V SE SoC FPGA, Stratix® IV E FPGA, Stratix® IV GX FPGA, Arria® V GX FPGA, Cyclone® V E FPGA, Agilex® 3 FPGAs and SoC FPGAs C-Series, Cyclone® V GX FPGA, Stratix® V GS FPGA, Stratix® V GX FPGA, Cyclone® V ST SoC FPGA, Agilex® 5 FPGAs and SoC FPGAs D-Series, Stratix® 10 GX FPGA, Arria® V GT FPGA, Cyclone® 10 LP FPGA, Agilex® 7 FPGAs and SoC FPGAs F-Series, Cyclone® 10 GX FPGA, Stratix® 10 AX SoC FPGA, Cyclone® IV E FPGA, Stratix® III FPGA
Offering Status Production
Integrated Testbench Yes
Evaluation License Yes
Design Examples Available Yes
Demo No
Compliance No
Latest Quartus Version Supported 25.1.1
Development Language Encrypted Verilog, Verilog

HDL Source Code

Testbench environment - automatic simulation macros, tests with reference responses

Synthesis scripts

Technical documentation

12 months of technical support

Ordering Information

Documentation & Resources

Market Segment and Sub-Segments