Mixed Signal FPGAs (ADC/DAC) - MLE FPGA IP Core Design Overview Key Features Offering Brief What's Included Ordering Information Documentation & Resources Markets MLE Mixed Signal FPGAs: - No active peripheral components, analog I/Os are directly integrated into the FPGA - Reduced parts count and PCB footprint - Enables simultaneous and time-synchronous sampling, direct and straightforward View Partner Website Contact Now Contact X You must have JavaScript enabled to use this form. ProfessionCIO (Chief Information Officer)CISO (Chief Information Security Officer)COO (Chief Operating Officer)CTO (Chief Technology Officer)ConsultantData SciencesEducatorFPGA EngineeringFacilities/Audio VideoFinance/ProcurementHardware Development/EngineeringHobbyist/MakerIT Generalist/Other ITIT Information SecurityIT ManagementIT StorageIT User Devices - PCs tablets etcInfrastructure/Datacenter ArchitectureLine of Business or Service HeadMarketingNetwork Architecture/EngineeringOperations EngineerOtherOwner/Executive ManagementPress AnalystSalesScientist/ResearcherSoftware/Application Development/EngineeringSolution/System ArchitectureStudent Country/Region CodeAfghanistanAland IslandsAlbaniaAlgeriaAmerican SamoaAndorraAngolaAnguillaAntarcticaAntigua/BarbudaArgentinaArmeniaArubaAustraliaAustriaAzerbaijanBahamasBahrainBangladeshBarbadosBelarusBelgiumBelizeBeninBermudaBhutanBoliviaBonaireBosnia-Herz.BotswanaBouvet IslandsBrazilBrit.Ind.Oc.TerBrit.Virgin Is.BruneiBulgariaBurkina FasoBurundiC Africa RpblicCambodiaCameroonCanadaCape VerdeCayman IslandsChadChileChinaChristmas IslndCocos IslandsColombiaComorosCongoCooks IslandsCosta RicaCote d'IvoireCroatiaCubaCuracaoCyprusCzechiaDem. Rep. CongoDenmarkDjiboutiDominicaDominican RepublicEcuadorEgyptEl SalvadorEquatorial GuineaEritreaEstoniaEswatiniEthiopiaFalkland IslndsFaroe IslandsFijiFinlandFranceFrench GuianaFrench Poly.French S. Terr.GabonGambiaGeorgiaGermanyGhanaGibraltarGreeceGreenlandGrenadaGuadeloupeGuamGuatemalaGuernseyGuineaGuinea-BissauGuyanaHaitiHeard/McDon.IslHondurasHong KongHungaryIcelandIndiaIndonesiaIranIraqIrelandIsle of ManIsraelItalyJamaicaJapanJerseyJordanKazakhstanKenyaKiribatiKuwaitKyrgyzstanLaosLatviaLebanonLesothoLiberiaLibyaLiechtensteinLithuaniaLuxembourgMacao SAR ChinaMacedoniaMadagascarMalawiMalaysiaMaldivesMaliMaltaMarshall IslndsMartiniqueMauritaniaMauritiusMayotteMexicoMicronesiaMinor Outl.Isl.MoldovaMonacoMongoliaMontenegroMontserratMoroccoMozambiqueMyanmarN.Mariana IslndNamibiaNauruNepalNetherlandsNew CaledoniaNew ZealandNicaraguaNigerNigeriaNiueNorfolk IslandsNorth KoreaNorwayOmanPakistanPalauPalestine, StatePanamaPap. New GuineaParaguayPeruPhilippinesPitcairnPolandPortugalPuerto RicoQatarReunionRomaniaRussian FedRwandaS. Sandwich InsS.TomePrincipeSaint HelenaSaint LuciaSaint MartinSaint PierreSamoaSan MarinoSaudi ArabiaSenegalSerbiaSeychellesSierra LeoneSingaporeSint MaartenSlovakiaSloveniaSolomon IslandsSomaliaSouth AfricaSouth KoreaSouth SudanSpainSri LankaSt Kitts&NevisSt. BarthelemySt. VincentSudanSurinameSvalbard & JMSwedenSwitzerlandSyriaTaiwanTajikistanTanzaniaThailandTimor-LesteTogoTokelauTongaTrinidadTobagoTunisiaTurkeyTurkmenistanTurksh CaicosinTuvaluUgandaUkraineUnited KingdomUnited StatesUruguayUtd.Arab Emir.UzbekistanVanuatuVatican CityVenezuelaVietnamVirgin IslandsWallis & FutunaWestern SaharaYemenZambiaZimbabwe By submitting this inquiry form, you acknowledge that your contact information will be sent to Altera or the Altera Solutions Acceleration for follow-up. Opt-in to Marketing Communications from Altera. LeadSource - None -Market Place ASAP Account ID Record Type Name Leave this field blank Key Features Reduce your hardware footprint and parts count No active peripheral ICs required Efficient post-processing with low FPGA resource cost. Highly reconfigurable analog-to-digital converter (ADC) / digital-to-analog converter (DAC) parameter setting Design flexibility: „one more I/O“ Greatly reduce costs when applying multitudes of analog I/O channels Reasonable I/O precision, more than sufficient for most of today’s analog applications in Embedded Systems ADC sample rate: up to 200 kS/s ADC resolution: up to 11 bits ENOB Offering Brief Offering Brief Device Family Arria® V GX FPGA, Cyclone® IV GX FPGA, Cyclone® V GX FPGA, Agilex® 3 FPGAs and SoC FPGAs C-Series, Agilex® 5 FPGAs and SoC FPGAs E-Series, Agilex® 7 FPGAs and SoC FPGAs F-Series, Agilex® 7 FPGAs and SoC FPGAs I-Series, Agilex® 7 FPGAs and SoC FPGAs M-Series, Agilex® 9 FPGAs and SoC FPGAs Direct RF-Series, Arria® 10 GX FPGA, Cyclone® 10 GX FPGA, Stratix® III FPGA, Stratix® IV GX FPGA, Stratix® V GX FPGA Offering Status Production Integrated Testbench No Evaluation License No Design Examples Available Yes Demo No Compliance No Latest Quartus Version Supported 25.1.1 Development Language Encrypted Verilog, Encrypted VHDL, Verilog, VHDL What’s Included? IP license for one defined product (worldwide, fully paid up for, perpetual) Up to 3 parametrizations, up to 33 channels per FPGA device family Ordering Information mixed-signal from Direct Documentation & Resources Product Brochure Application Note: Integrated ADC for Altera Cyclone-IV Devices Application Note: Integrated DAC for Altera Cyclone-IV Devices Market Segment and Sub-Segments Aerospace View Sub-Segments Aerospace Aerospace Back to Market Defense View Sub-Segments Defense MIL COMMS Radar/Ew Back to Market Offering Types and Sub-Types Design Services Board Level Design FPGA Design Intellectual Property (IP) Interfaces Communication High Speed