partner-offering-banner.png

Mixed Signal FPGAs (ADC/DAC) - MLE FPGA IP Core Design

MLE Mixed Signal FPGAs: - No active peripheral components, analog I/Os are directly integrated into the FPGA - Reduced parts count and PCB footprint - Enables simultaneous and time-synchronous sampling, direct and straightforward

Key Features

  • Reduce your hardware footprint and parts count
  • No active peripheral ICs required
  • Efficient post-processing with low FPGA resource cost.
  • Highly reconfigurable analog-to-digital converter (ADC) / digital-to-analog converter (DAC) parameter setting
  • Design flexibility: „one more I/O“
  • Greatly reduce costs when applying multitudes of analog I/O channels
  • Reasonable I/O precision, more than sufficient for most of today’s analog applications in
  • Embedded Systems ADC sample rate: up to 200 kS/s
  • ADC resolution: up to 11 bits ENOB
Expand Close
Keyfeatures main image

Offering Brief

Offering Brief

Device Family Arria® V GX FPGA, Cyclone® IV GX FPGA, Cyclone® V GX FPGA, Agilex® 3 FPGAs and SoC FPGAs C-Series, Agilex® 5 FPGAs and SoC FPGAs E-Series, Agilex® 7 FPGAs and SoC FPGAs F-Series, Agilex® 7 FPGAs and SoC FPGAs I-Series, Agilex® 7 FPGAs and SoC FPGAs M-Series, Agilex® 9 FPGAs and SoC FPGAs Direct RF-Series, Arria® 10 GX FPGA, Cyclone® 10 GX FPGA, Stratix® III FPGA, Stratix® IV GX FPGA, Stratix® V GX FPGA
Offering Status Production
Integrated Testbench No
Evaluation License No
Design Examples Available Yes
Demo No
Compliance No
Latest Quartus Version Supported 25.1.1
Development Language Encrypted Verilog, Encrypted VHDL, Verilog, VHDL

IP license for one defined product (worldwide, fully paid up for, perpetual)

Up to 3 parametrizations, up to 33 channels per FPGA device family

Ordering Information

Market Segment and Sub-Segments