Skip to main content
Home
Search Icon
  • Products

    Products

    View All Products
    FPGAs, SoCs, CPLDs
    High-Performance
    Agilex 9 Agilex 7 Stratix 10
    Mid-Range
    Agilex 5 Arria 10 Arria V
    Power and Cost-Optimized
    Agilex 3 MAX 10 MAX V Cyclone 10 Cyclone V Cyclone IV
    Development Software & Tools
    AI Development Tools
    FPGA AI Suite
    FPGA Design & Simulation Tools
    Quartus Prime Design Software Power and Thermal Analyzer Questa* – Altera FPGA Edition Advanced Link Analyzer Open FPGA Stack (OFS) Transceiver Toolkit
    Embedded Design Tools & Software
    Nios V Ashling RISCFree IDE Visual Designer Studio Intel Simics Simulator for Altera FPGAs ARM SoC EDS
    IP Development Tools
    DSP Builder Altera FPGA Add-on for oneAPI Base Toolkit P4 Suite for FPGAs
    Development Kits
    High-Performance
    Agilex 9 Agilex 7 Stratix 10
    Mid-Range
    Agilex 5 Arria 10 Arria V
    Power and Cost-Optimized
    Agilex 3 MAX 10 MAX V Cyclone 10 Cyclone V Cyclone IV
    Intellectual Property
    Interfaces
    PCI Express Compute Express Link (CXL) Ethernet Audio / Video Communication High Speed Serial Networking / Security
    Memory Controllers
    DMA Flash SDRAM SRAM
    Digital Signal Processing & AI
    AI Video & Image Processing Floating Point Error Correction Modulation Filters / Transforms
    Soft Embedded Processors
    Nios V
    Transceivers & Basic Functions
    Clocks, PLLs & Resets Transceivers Simulation, Debug & Verification
  • Solutions

    Solutions

    Industries
    Broadcast & Pro AV Consumer Electronics Financial Services
    Industrial Medical Aerospace, Defense, & Government Systems
    Test & Measurement Transportation Wireless Wireline
    Technology & Applications
    Technology
    AI Security
    Applications
    Robotics Solutions Stack Sensor Interfaces Video Solutions Stack
  • Design

    Design

    View All Design
    Download & License Center
    FPGA Development Tools
    Quartus Prime Pro Quartus Prime Standard Quartus Prime Lite Quartus II Subscription Edition Quartus II Web Edition
    Embedded Tools
    Arm* Development Studio for Altera® SoC FPGA Altera® SoC EDS Pro Altera® SoC EDS Standard
    Add-On Development Tools
    DSP Builder Pro DSP Builder Standard SDK for OpenCL™ Pro SDK for OpenCL™ Standard SDK for OpenCL™ Subscription Edition SDK for OpenCL™ Web Edition FPGA AI Suite
    Simulation Tools
    Questa*-Altera® FPGA Edition Pro Questa*-Altera® FPGA Edition Standard ModelSim-Altera® FPGAs Pro ModelSim-Altera® FPGAs Standard Simics® Simulator for Altera® FPGA
    Utilities
    Flexlm License Daemons Software Advanced Link Analyzer Pro Advanced Link Analyzer Standard Jam STAPL Player Jam STAPL Byte-Code Player
    Licensing
    Self Service License Center Licensing Support Center
    Design Hubs & Training
    Design Hubs
    Agilex 7 Agilex 5 Agilex 3 View all Design Hubs
    Developer Centers
    Stratix 10 Arria 10 Cyclone 10 GX Cyclone 10 LP MAX 10 View all Developer Centers
    Training
    Training Overview My Learning eLearning Catalog Instructor-Led Training Catalog All Altera FPGA Training Learning Plans How to Begin a Simple FPGA Design How To Videos
    Example Designs
    FPGA Developer Site
    Example Designs Zephyr Drivers Linux Drivers See All
    Design Store
    Agilex 7 Agilex 5 MAX 10 See All
    Documentation
    All FPGA Documentation
    By Product Family IP Docs Dev Software Docs Release Notes Application Notes Device Overviews Datasheets Errata/Known Issues User Guides Pin Connection Guidelines Pinouts Package Drawings
    Design Resources
    Quartus Support Center Step-by-Step Dev Guidance Example Designs Docs & Resources by Family PCB Resources Package Drawings Pinouts Quality & Reliablity Find Boards / Dev Kits Find IP Find Partners Find Knowledge Articles
    Partners
    Find Partners Find Offerings About ASAP Join Now Sign In
  • Support

    Support

    Support
    Community Forums Knowledge Articles University Program
    Premier Support Quality & Reliability
  • About

    About

    About
    Company Overview Newsroom
    Careers Blogs
    Management Team Events
  • Contact Us

    Contact Us

    • FPGAs, SoCs, CPLDs
      • High-Performance
        • Agilex 9
        • Agilex 7
        • Stratix 10
      • Mid-Range
        • Agilex 5
        • Arria 10
        • Arria V
      • Power and Cost-Optimized
        • Agilex 3
        • MAX 10
        • MAX V
        • Cyclone 10
        • Cyclone V
        • Cyclone IV
    • Development Software & Tools
      • AI Development Tools
        • FPGA AI Suite
      • FPGA Design & Simulation Tools
        • Quartus Prime Design Software
        • Power and Thermal Analyzer
        • Questa* – Altera FPGA Edition
        • Advanced Link Analyzer
        • Open FPGA Stack (OFS)
        • Transceiver Toolkit
      • Embedded Design Tools & Software
        • Nios V
        • Ashling RISCFree IDE
        • Visual Designer Studio
        • Intel Simics Simulator for Altera FPGAs
        • ARM SoC EDS
      • IP Development Tools
        • DSP Builder
        • Altera FPGA Add-on for oneAPI Base Toolkit
        • P4 Suite for FPGAs
    • Development Kits
      • High-Performance
        • Agilex 9
        • Agilex 7
        • Stratix 10
      • Mid-Range
        • Agilex 5
        • Arria 10
        • Arria V
      • Power and Cost-Optimized
        • Agilex 3
        • MAX 10
        • MAX V
        • Cyclone 10
        • Cyclone V
        • Cyclone IV
    • Intellectual Property
      • Interfaces
        • PCI Express
        • Compute Express Link (CXL)
        • Ethernet
        • Audio / Video
        • Communication
        • High Speed
        • Serial
        • Networking / Security
      • Memory Controllers
        • DMA
        • Flash
        • SDRAM
        • SRAM
      • Digital Signal Processing & AI
        • AI
        • Video & Image Processing
        • Floating Point
        • Error Correction
        • Modulation
        • Filters / Transforms
      • Soft Embedded Processors
        • Nios V
      • Transceivers & Basic Functions
        • Clocks, PLLs & Resets
        • Transceivers
        • Simulation, Debug & Verification
    View All Products
    • Industries
        • Broadcast & Pro AV
        • Consumer Electronics
        • Financial Services
        • Industrial
        • Medical
        • Aerospace, Defense, & Government Systems
        • Test & Measurement
        • Transportation
        • Wireless
        • Wireline
    • Technology & Applications
      • Technology
        • AI
        • Security
      • Applications
        • Robotics Solutions Stack
        • Sensor Interfaces
        • Video Solutions Stack
    • Download & License Center
      • FPGA Development Tools
        • Quartus Prime Pro
        • Quartus Prime Standard
        • Quartus Prime Lite
        • Quartus II Subscription Edition
        • Quartus II Web Edition
      • Embedded Tools
        • Arm* Development Studio for Altera® SoC FPGA
        • Altera® SoC EDS Pro
        • Altera® SoC EDS Standard
      • Add-On Development Tools
        • DSP Builder Pro
        • DSP Builder Standard
        • SDK for OpenCL™ Pro
        • SDK for OpenCL™ Standard
        • SDK for OpenCL™ Subscription Edition
        • SDK for OpenCL™ Web Edition
        • FPGA AI Suite
      • Simulation Tools
        • Questa*-Altera® FPGA Edition Pro
        • Questa*-Altera® FPGA Edition Standard
        • ModelSim-Altera® FPGAs Pro
        • ModelSim-Altera® FPGAs Standard
        • Simics® Simulator for Altera® FPGA
      • Utilities
        • Flexlm License Daemons Software
        • Advanced Link Analyzer Pro
        • Advanced Link Analyzer Standard
        • Jam STAPL Player
        • Jam STAPL Byte-Code Player
      • Licensing
        • Self Service License Center
        • Licensing Support Center
    • Design Hubs & Training
      • Design Hubs
        • Agilex 7
        • Agilex 5
        • Agilex 3
        • View all Design Hubs
      • Developer Centers
        • Stratix 10
        • Arria 10
        • Cyclone 10 GX
        • Cyclone 10 LP
        • MAX 10
        • View all Developer Centers
      • Training
        • Training Overview
        • My Learning
        • eLearning Catalog
        • Instructor-Led Training Catalog
        • All Altera FPGA Training
        • Learning Plans
        • How to Begin a Simple FPGA Design
        • How To Videos
    • Example Designs
      • FPGA Developer Site
        • Example Designs
        • Zephyr Drivers
        • Linux Drivers
        • See All
      • Design Store
        • Agilex 7
        • Agilex 5
        • MAX 10
        • See All
    • Documentation
      • All FPGA Documentation
        • By Product Family
        • IP Docs
        • Dev Software Docs
        • Release Notes
        • Application Notes
        • Device Overviews
        • Datasheets
        • Errata/Known Issues
        • User Guides
        • Pin Connection Guidelines
        • Pinouts
        • Package Drawings
    • Design Resources
        • Quartus Support Center
        • Step-by-Step Dev Guidance
        • Example Designs
        • Docs & Resources by Family
        • PCB Resources
        • Package Drawings
        • Pinouts
        • Quality & Reliablity
        • Find Boards / Dev Kits
        • Find IP
        • Find Partners
        • Find Knowledge Articles
    • Partners
        • Find Partners
        • Find Offerings
        • About ASAP
        • Join Now
        • Sign In
    View All Design
    • Support
        • Community Forums
        • Knowledge Articles
        • University Program
        • Premier Support
        • Quality & Reliability
    • About
        • Company Overview
        • Newsroom
        • Careers
        • Blogs
        • Management Team
        • Events
  • Contact Us
Search Icon

Breadcrumb

...
Download Center Download Drop-down
  • Active Software & Versions
  • Legacy Software & Versions

Download Center

legacy banner

A newer version of this software is available, which includes functional and security updates. Customers should click here to update to the latest version.

Loading new results

FPGA SDK for OpenCL™ Standard Edition Software Version 18.1

Date- 12/23/2018
Question MarkLicensing Help
Users should upgrade to the latest version of the FPGA SDK for OpenCL™. The selected version does not include the latest functional and security updates. For critical support requests, please contact our support team.

The FPGA SDK for OpenCL™ Software Standard Edition, Version 18.1 is subject to removal from the web when support for all devices in this release are available in a newer version, or all devices supported by this version are obsolete. If you would like to receive customer notifications by e-mail, please subscribe to our subscribe to our customer notification mailing list.
left arrow
right arrow
Expand All
Collapse All
DocumentDownload and Install Instructions

Windows SDK

FPGA SDK for OpenCL™ (includes Quartus Prime software and devices)

(AOCL-18.1.0.625-windows.tar)

Size: 18.3 GB
Version: 18.1
Link for softwareDownload
OS: Microsoft Windows*
ECCN: EAR99
sha1: cd386306d0fad23e00d779e5ac09c909b2b3e6ac

Download and install instructions:
  1. Download the .tar file.
  2. Extract the files into temporary directory.
  3. Run the setup.bat file to install FPGA SDK for OpenCL™ with Quartus Prime Standard Edition
  4. Run the setup_pro.bat file to install FPGA SDK for OpenCL™ with Quartus Prime Pro Edition
FPGA SDK for OpenCL™ Standard Edition Getting Started Guide

Expand All
Collapse All
DocumentDownload and Install Instructions

Linux SDK

FPGA SDK for OpenCL™ (includes Quartus Prime software and devices)

(AOCL-18.1.0.625-linux.tar)

Size: 18.9 GB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: b6095c2744974caad3dce695d169632649f0aa63

Download and install instructions:
  1. Download the .tar file.
  2. Extract the files into temporary directory.
  3. Run the setup.sh file to install FPGA SDK for OpenCL™ with Quartus Prime Standard Edition
  4. Run the setup_pro.sh file to install FPGA SDK for OpenCL™ with Quartus Prime Pro Edition
FPGA SDK for OpenCL™ Standard Edition Getting Started Guide

Expand All
Collapse All
DocumentDownload and Install Instructions

RTE

FPGA Runtime Environment for OpenCL™ Linux Cyclone V SoC TGZ

(aocl-rte-18.1.0-625.arm32.tgz)

Size: 1 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 8a1935472e1941d63825f3902ce39b8e177697d3
FPGA Runtime Environment for OpenCL™ Linux x86-64 RPM

(aocl-rte-18.1.0-625.x86_64.rpm)

Size: 2 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 5774242af0c32a947a0a104e4c4525086e56ab79
FPGA Runtime Environment for OpenCL™ Linux x86-64

(aocl-rte-18.1.0.625-linux.run)

Size: 10.8 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 561dffd6dc88bea465375e00376a7cc6b5d15db6
FPGA Runtime Environment for OpenCL™ Windows x86-64

(aocl-rte-18.1.0.625-windows.exe)

Size: 11.9 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 71fe9f058fd56a7e0ad6df6add58a51f3ca828b1

Download and install instructions:
  1. Download one or more FPGA Runtime Environment for OpenCL™ files.
  2. Run the downloaded file(s).
FPGA SDK for OpenCL™ Standard Edition Getting Started Guide

Expand All
Collapse All
DocumentDownload and Install Instructions

Software Updates 1

FPGA Runtime Environment for OpenCL™ Linux x86-64

(aocl-rte-18.1.1.646-linux.run)

Size: 10.2 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 67e7cc5a8b18fe9057ea6347d26e4da8fa63ba7b
FPGA Runtime Environment for OpenCL™ v18.1 Update 1

(aocl-rte-18.1.1.646-linux.run)

Size: 10.2 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 67e7cc5a8b18fe9057ea6347d26e4da8fa63ba7b
FPGA SDK for OpenCL™ Board Support Package for Cyclone V SoC Linux x86-64 RPM

(intel-fpga-opencl-bsp-c5soc-64bit-linux.rpm)

Size: 8.8 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 3082370bae650a25e1582800d2bf4826ca3756a2
FPGA SDK for OpenCL™ Board Support Package for Cyclone V SoC Linux x86-64 TGZ

(intel-fpga-opencl-bsp-c5soc-64bit-linux.tgz)

Size: 8.8 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 24c1e92c8f255ccf54f25af25792e023b61a811c
FPGA SDK for OpenCL™ Board Support Package for Stratix V GX Linux x86-64 RPM

(intel-fpga-opencl-bsp-s5-ref-64bit-linux.rpm)

Size: 67.3 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 0e9a940b7a07f4c48527f009dae3edfc4a4117c4
FPGA SDK for OpenCL™ Board Support Package for Stratix V GX Linux x86-64 TGZ

(intel-fpga-opencl-bsp-s5-ref-64bit-linux.tgz)

Size: 69.7 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: b42ccd9cb7fd695d9896f1f79356807c11f56b42
FPGA SDK for OpenCL™ v18.1 Update 1

(AOCLSetup-18.1.1.646-linux.run)

Size: 226.9 MB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: 828c466c01a88787269758ab09661d944baacdca
Quartus Prime Software v18.1 Update 1

(QuartusSetup-18.1.1.646-linux.run)

Size: 5.4 GB
Version: 18.1
Link for softwareDownload
OS: Linux*
ECCN: EAR99
sha1: d5d69bbf0de659fc7fa63f66a7715f26d288c35c

Download and install instructions:
1. If you haven't already installed the Quartus software and the FPGA SDK for OpenCL, download and install them.
2. Download the software update file.

3. Change the file permission for all the setup (.run) files by running the command: chmod +x *.run.

4. Run the file.

Expand All
Collapse All
DocumentDownload and Install Instructions

Software Updates 1

FPGA Runtime Environment for OpenCL™ Linux x86-64

(aocl-rte-18.1.1.646-linux.run)

Size: 10.2 MB
Version: 18.1
Link for softwareDownload
OS: Microsoft Windows*
ECCN: EAR99
sha1: 67e7cc5a8b18fe9057ea6347d26e4da8fa63ba7b
FPGA Runtime Environment for OpenCL™ v18.1 Update 1

(aocl-rte-18.1.1.646-windows.exe)

Size: 17.3 MB
Version: 18.1
Link for softwareDownload
OS: Microsoft Windows*
ECCN: EAR99
sha1: 1867d3f4fc3a766ba97375836fe946145330fbc7
FPGA Runtime Environment for OpenCL™ Windows x86-64

(aocl-rte-18.1.1.646-windows.exe)

Size: 17.3 MB
Version: 18.1
Link for softwareDownload
OS: Microsoft Windows*
ECCN: EAR99
sha1: 1867d3f4fc3a766ba97375836fe946145330fbc7
FPGA SDK for OpenCL™ Board Support Package for Cyclone V SoC Windows x86-64 ZIP

(intel-fpga-opencl-bsp-c5soc-64bit-windows.zip)

Size: 8.9 MB
Version: 18.1
Link for softwareDownload
OS: Microsoft Windows*
ECCN: EAR99
sha1: cda49158c34c0e144b0e4bf9dfc6d24377b38c4b
FPGA SDK for OpenCL™ v18.1 Update 1

(AOCLSetup-18.1.1.646-windows.exe)

Size: 116.7 MB
Version: 18.1
Link for softwareDownload
OS: Microsoft Windows*
ECCN: EAR99
sha1: eeaa8ab7ba72336c7377319a76859c8775c2dd66
Quartus Prime Software v18.1 Update 1

(QuartusSetup-18.1.1.646-windows.tar)

Size: 5.1 GB
Version: 18.1
Link for softwareDownload
OS: Microsoft Windows*
ECCN: EAR99
sha1: 03aef9e26683e04049ba22ad68fad2ba77a96849

Download and install instructions:
1. If you haven't already installed the Quartus software and the FPGA SDK for OpenCL, download and install them.
2. Download the software update file.

3. Change the file permission for all the setup (.run) files by running the command: chmod +x *.run.

4. Run the file.

More Information


Operating System Support

Minimum Disk Space for FPGA Software
  - Quartus Prime Pro Edition Design Software (35 GB)
  - Quartus Prime Standard Edition Design Software (38 GB)
  - Quartus Prime Lite Edition Design Software (14 GB)
  - FPGA Programming Software (1.7 GB)
  - FPGA SDK for OpenCL™ (36 GB)
  - SoC FPGA Embedded Development Suite (6 GB)
  - Advanced Link Analyzer (3 GB)


  - FPGA SDK for OpenCL™ Getting Started Guide
  - FPGA SDK for OpenCL™ Programming Guide
  - FPGA SDK for OpenCL™ Best Practices Guide
  - FPGA SDK for OpenCL™ Release Notes


Have a question or problem that is not answered by the information provided here?
Having trouble downloading the files?

Contact application engineers for assistance through the mySupport website.


OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos.

Product is based on a published Khronos Specification, and passes the Khronos Conformance Testing Process. Current conformance status can be found at www.khronos.org/conformance.

FPGA Software License Subscription Agreements
  - Quartus Prime Design Software (includes FPGA IP) License Agreements
  - FPGA SDK for OpenCL™ License Agreements
  - SoC FPGA Embedded Development Suite License Agreements
  - DSP Builder for FPGA License Agreements
  - Advanced Link Analyzer License Agreements
Sign Up with your Email
Stay ahead with the latest Quartus Prime Design Software releases, FPGA design best practices, and trainings that help you develop faster.
By submitting this form, you agree to receive marketing communication from Altera Corporation. Your information will be handled in accordance with the privacy policy and you can unsubscribe at any time.
footerbackground
site-footer-logo
Products
  • FPGA, SoCs, CPLD’s
  • Development Software & Tools
  • Development Kits
  • Intellectual Property
Design
  • Download & License Center
  • Design Hub
  • Documentation
  • Training
  • Design Examples
  • Design Resources
  • Partner Network
Support
  • Community Forum
  • Premier Support
  • Knowledge Articles
  • Quality & Reliability
About
  • Company Overview
  • Newsroom
  • Careers
© Altera Corporation Terms of Use Privacy Policy Cookies Trademarks PSIRT